SE-Sem - [V (Biomed.) 10/6/14. Logic Circuits

QP Code: NP-19842

(3 Hours)

N. B.: (1) Attempt any four questions from six questions.



[ Total Marks: 80

|    | (2) Figures to the right indicate full marks.                                                                                                                                                                                                                                            |              |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| 1. | Answer the following questions:—  (a) Convert J-K Flip Flop to T FlipFlop  (b) Design a half subtractor with only NAND gates  (c) Why is Excess-3 called a self-complementing code  (d) What do you understand by positionally weighted codes  (e) State and prove 'DeMorgan's Theorem'. | 20           |
| 2. | (a) Design the following gates :- (i) NOR using NAND (ii) NAND using NOR                                                                                                                                                                                                                 | 8            |
|    | (b) Design Gray (G <sub>3</sub> G <sub>2</sub> G <sub>1</sub> G <sub>0</sub> ) to Binary (B <sub>3</sub> B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> ) converter                                                                                                                        | 12           |
| 3. | <ul> <li>(a) Explain the following:-</li> <li>(i) Standard and non-standard sop forms</li> <li>(ii) Standard and non-standard pos forms</li> </ul>                                                                                                                                       | 8            |
|    | <ul> <li>(b) Design a 2 bit multiplier (A<sub>1</sub>A<sub>0</sub> with B<sub>1</sub>B<sub>0</sub>)</li> <li>(c) Explain hazards in combinational circuits.</li> </ul>                                                                                                                   | 8<br>4       |
| 4. | <ul> <li>(a) Design 32: 1 Multiplexer using two 16: 1 multiplexers.</li> <li>(b) Draw and explain 2 input TTL NAND gate. What are salient features of TTL family.</li> <li>(c) Explain bidirectional shift register</li> </ul>                                                           | 5<br>10<br>5 |
| 5. | <ul><li>(a) Design synchronous mod 4 up-down counter using JK Flipflop</li><li>(b) Explain the operation of S-R FlipFlop using NAND gates. What is a race around condition.</li></ul>                                                                                                    | 10<br>10     |
| 6. | Write short notes on :-  (1) Hamming code  (2) Quine McClusky's technique  (3) Counter ICS                                                                                                                                                                                               | 20           |

Con. 13347-14

(4) Shaft position encoding.